![kiit LOGO](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAAMoAAACxCAYAAACFgCKqAAAAAXNSR0ICQMB9xQAAAAlwSFlzAAAXEgAAFxIBZ5/SUgAAABl0RVh0U29mdHdhcmUATWljcm9zb2Z0IE9mZmljZX/tNXEAAD69SURBVHja7V17nNx0tV8QpaIIK84k4aVWqLwugnpBrw9Qe7FyAak4Tn7JTgsFFhCpKCCCioAoIiL2clFBBARBKIiAYCnlIVCklGmS38zOdne7S3kVyqvQQum7e885vySbmUlmkszMdh/54/fZdnfymOT3Pe/zPW0XXHBBW7KSlazaK3kIyUpWApRkJSsBSltb78x3K6XcTko+k1IGch+KtPCYfG6ntsEp29S9zpwp26QWZCbBMXsrebZX3JXimf3gfndLNl4ClGFdqXzmANlkj8glPS9x9lSUJXfTMfNg8+9T7zpSnmlyl/4sfH6ZZKkvxFqcvSB16a8qBvt2xXfYA85/kmxql8LnZkkGOy/Fc1Pa85O3i/IsJs0CoZFnh8Dx50iGOku2tMvgmqelOPuPms+wlPuEwrVrJK5eDde/atgXXFfpgusX2YwEKK0DyiGSxTYpS6cPyn25SEt55thBOPYdpcQOqnWN9nzmvbDx5ivPHjsod3fEXniPUkF7cbd8bg86byknSQX9ctjML0tFfVAemDaoPA3fozc3CIBaA79fIHH9G2GeA4DjK1JRmwfrbbkHrofnGYDrlfTBNGcr4PfXpvJsT79jFSObUV6YMYjfD+9x2Ncz0wd3fvmEwbTJ/p4ApVVA4ZnPw2ZfBRoFN32khZsXfr6qcPbpWtcADXAMaJ+NsNkiX8NdnBEAZEO90Ab4J+D3ptw/bVBeDPeB5+bOZzUECoEZNvoG0AgXtc3OvCsQJJzNlEsdq+hc+BwKmntN/DfcO4EQrtGv8OyXqkGW/brkPW64l/1sACg3JkAZRqCQBO+BTYmStWqRtA4NlEm9U94Dn3mQNq0pNjFteNRKvTUW/t17T4vpWsvAzFPAR9lV5qyooMTndcBcsgED5pj/92cnSCVts33+mksBIEld2rJKDeoHFLoufo+eFi7UnLbwSYAy7EBRB2VL7QW/5SlYRuWSLG0hfG65TJK2PlBSBjsqXdA2ORI/DWYeAOZJ2WIPw2Z/JGghuOBe+kg7oMTETcpzP6GNaWm3KE8fKzRHGM1XAoAX2drUwuzXyr977kD4++soAMJKbzLtOHts4kBmh0CgEHjVp8F3eCKq3xd6wfuB5/AkvBM0CxOgDCtQ7BedMrKHg+TeScljZKtyZXaCF3SF3DfNkfKBQGkbzLwrvYjNoU1uic2e5uo/2+dn0u0Dndu3D2Q+ELw6t5fM7GzSLLCR01x7vr2U2QXMuENBqm9GnySSmSju4eE20HB0b21tW0mmerMAYEQzp4c01Mm+QHEECGcnTyjl2imi2IqVx5+ZDwJg7kLNmgBlSwAlX9vnkCz9YnlJfaCAI/1VsO/fkdFfQKm3WF+3i8GODnlfnwQT7zUyA3unoSa6BH8PjvXtZEpF9afEPayF7zYFz7MbZ/uD1H89jMlVdS40eThbMGnOlG19gbKYgJIdjvcHQLnVCWAkQBl+oPxXrWPSXP9VPaC0Dc7eOm2pd7jaBD4vGerDsLneE+a+wPy7znWuDfYqaJPdMXeDfkqcze2aTWb2EjvAcCpqxUjaxON/wM+3FZ45qAZQOobj/QE4bkuAMoqBAk7yF2CzrENJ7mwgMOky4e4p92mQ9qtJC6C5ZmqX0ubm+mHg26yNE6FzzS+u3okJUgDtFbjBYkWZ7O8j5VlnApQEKI0BxVRvJS2CGxQlt6nOx3xKKG1isj/T+dHJLmjLlRLbx851nEAOfMwwM/kWnP0btJMMgHPvL3o41nGe1fMToCRAiQ0UPB4c7pXk1OI5F3dsVkJunHYwZ+CYN/DcwhdRr/BE0E4lkBTiAqUDI1Z5Jc8+IhXYHXF8Hdehh++fstjFCVASoMQGSnoR+BcD023fBPMn6lPtA5O3D+WcGuo1eCzdj8ne8JbHAFCOpY0aV6PgZrLYYxgxSnPtJsd/imN6kbbj7McJUBKgxAIK1j3BJnnLOR/95MKWr38vDPMabzm+iVebkI9SzB0qWdpqJ+EZGSgIXpPdKsw77VIqiYkDFJET2gwrFwyUcKUzDUe9LO2vVH6UAGV0AQWL9MikobKKDtyYHHyTHcK9dHYt5U2oJEV/DQs2y4BSyrXDZwZiRb3Ar8DMesrWAqCdpkvd8cpOKIFpsRVYzVwFFIyidWnov9wJ/z5PMbLngW91Ljyjs+HnGfC707HQUipSseXEoGcxcV7nBCmvfwOOOQ1zMlXLwJ96Z9rSFjlZ+gQoowQoWGWL/7dND3p5Sj57apj7gHN8Si6wFeSbiFDyNf5gAiAuiZFHoSSgtsopPwHz68Ow2Z+nnEjUcyGYOZsze3D21lVAcT6HJSyLnYJOXWjWLs+Cc6SMTGAUUCQTtYX0LJwom9/iSa3X6AFKiR1IG8Zkl7t5E1HbVcIsfChtYmpXibxJB/oRqwA4B/reb54dDNrm7aghYnFf2i1tg4Nbud/DYpfRRoySS+kSBZcSzx015Ff5AIWz4M1dDAkUC4DSXwMoxQQoow0o+8CL3UXi6iuybc7Q3wx2ZkjfZH84z0oqJBQb+praDqx6KVXzhjSbbCf+FTDlyvpK2ku5XeDvi5WwTj2GhTH3YmT/io1oLlDy2aMlYS6K+jO/VQYi+HdPBwLlm7WBwhaUabwa58b3AUD5SwKUkQuUVxSe2RvtcSfTTREhUx2AjRhSm7CrnWrhdFF/E7RJ7f6WgcyOssHupurhLq2OmUTZ/bfBnld9N6SROxQ0xPK6NV9FGyQWexJrzsruP8+mkgbF54HPMWi5RZMxgILHBJ0XTTu4N/C7/poAZYQCBez855SingFp1uf6JqKs/dxQvkmeHSAXtNfoXJSFV2/EgsX6x+U+BPf7F+c4YYZ4JGy3aL6C378I96LVPlf2MLiHHmrW6rFzP865ECAINgRyl/5P0EofqzweG8ngGZwN3/0suFb14vqZ4Lx/H4SHJaKAEYHSRaHyATpXkZ1RfX52VqrEfghA+Z8EKCMRKN3kJzwDZs0c2FCbXW0Cv2vPZz4c5vqyqf6ONjqdS10N1/5s6Ac/O/Muil6V9IfgmutcCdtFtvsLYMJdVa+N1wPYj6S5dmm6wPrpOdjnoraALu1JjFK1z8u8v6FQrqHeRBu/EA0oQkNnHxrN+2xcA0UqMJR0G+CYDU4EBiVvytJ+FjLStS9I1zcoQoQ2Ntduiv09QNKD5P5Kqpj7HzTdJs7r3DHOedrnTX4f5nNAQxwOPsdh8Hw+HkbDhTQxb40PFPVfCVBGK1C4J7rjdiGqL4Fz/5Ew106b2SvJrxEh09WwQT9fHxDsAADWLwBgP5dMWJxdBObHTwEk58LPH9HCf3P247SlXUifcVZv7hcAouMcRxw+ezz+zv07AByO/bFkVJ3rPLqO8zm8drHj51G0nx2EuC0ByngFitdxXgIv1WS/Cnnd/eB46jchp9xSb2mbLfISNaUy14/f+eXjBZHDM9HWzq+egBrwSYedBe45v/NrJ0Y+j/L8cYPKshmDisF+EAkoRvb2BCjjHCietuC9QvkmFvtfypuIcPIaP9IGf6CwDrvOKlaiEIByv1PFTL38cSqIC04uhZ0WCSgWS4AyroHi9LSb2m/DOc6ZvWXQJhJGpqgEn/29bTCcH1AFFC5yNv5kGDmnQDEcULDGLIhUo9dDdhEbKOodCVDGM1AWUzZ9BZpT4aI/2iw6Hrm4ujrWSiX25dAOsRcoGGY12Xokw4CN1I3Jw4pVgtUHZt0GN2wdBJQCnes1OoYzn3OpRYmrL7k+WQKUBChRgWInGq8Op01ye4PmeY3qn0gLZe/0ZrmjAMUOHixV+NR94by7IdVqxdoVI1gA4hfpejWA4vS+4DE+59mtPZ/bOWWwcym559RrRQWKqd6ZAGW8AqXL7R//ZMgQ6eV0LF6vqK1LFcsphCIBReRs+tpskgffcG8+8wH4zHNuI1gQUDAvVGAX1Ln28ag94wIFGVMSoIxToJBWWMSubRusH7FCRx/MpZcdnwKudXfbnFnbNAYUdUmtMn4so0ljlXAIoIBp9fM61z65IaDA902AMg6BYpeuvwHmTd18AgJJsmzfxLbx4bjpUe93VAPFVP+RAGU8AgV9BPA3wD/4ZCigoOmxZKhwEjbwH8YTUFKWeg/dQwKUcWZ6YfGhaNn9ZShHnrNvgTO8GUtfcOOmTfZiakFwl9+YAwpn9yZAGa/OvIg8PQ1aZed614INumPaUhdRhyJeixgXs98fN0AxtX8mQBmvQLETfgrXTwl1vbx+ruDX0pyN++/2eZkPjAegpDmbI/gEEqCMP6BYLonEkxMHOifUvR6YWsSG73B+FfVNqXxuyngAimyx+xKgjGOgSII2dYNksKNCbXaD/cEhn7M3783jI+rF7k+AMp6BQpxZxJxyS5gsu5Jnn4PNtsZmuMfN+yrcx6Qxb3oZbF4ClHEOFEm0uK7C1t66D6x3ynvSpvpPp0/dHqPwozEPFEt9IAHKeAeKw3dlqpeGM7/0aZI915GOs9RFSHA3tp15LQFKAhSRG5FN9gxO66133fZ85w7I+0URMDFQdLNUzH59LAMlZbGHEqCMV6B4WoFJO2DHohGOHVIq6ue69Kt9xL11+5h25hOgjFOgiM+/DRvxTXc6LRGx0SyUurmRVH7qnrDZiDSPOh1N9iZce/+xG/VS/5UAZRwChXIhJuuXLO0vUsFmYhEFj5sUQz88nJQVYx48CchfjOGo1yMJUMYjUBbTYJ7nMX+SdvwNZyaKpd0S0qmfDCB7x5nLDsd31eIrHuVRr0fp2SRAGX9AgY36isJze+OYNtffEEOAVtUzo+jhzaF5ig+LELEmaseMrDo2gcIeE9dJgDIOgYLMK7m9cdYHHL9KFhtIOOchqYvATJtu97Y4oeJ7gsgmRrlGmZ9olHEMlFRJJBlBM9zsjqRDDWGo/Uo+t2u9e5gwvzMFm7mH2E6c1uJ80Oz6Ua1RHk80yrjWKPYgIaQhxdKUriF6Vfh5Upj7kK3sBXK/nVOhDZ29fMxFvTj7dwKUBChtk+ZM2TZtgHnhFDz2ijJ6HLMW4j72wxEStKHpOABAxXiFUQ8U3PgJUBKgCPOLnSj8DXs6laVtDB0qNtWbnPApRtDguGPHFFBM9mQClAQo4gXnM6m0qS1xBpJi4WOqwG4NxSuMoWKubaIMv9BG89p6Z7577ABFXZgAJQGKx99QL3Qrg7uJROLNVMl/JqN3TeqduS1sZJG9LhJz47pUPvO5sWN6JUBJgFLpb3Dhb7i9KnUy7u6xRf1Et1ASQ8xc/d0YMr2e8gJFMrLHBAPliPYEKCMfKAfXlozaL2sBhcBkshuJatWZm2KypWiW1bufifnOHeGYIm0QYX49g6Oug4HC+nD4T/CG6/wgfDYUUySAruYAJKnITmww6vVUhUYJ7AhtXzF5O4qSjVWg4Etoz+ck3BStXO2wobDwMApvb9lN2z6DL1A4+zz+vW0w867q1bYVjnCrBxQc4wAvegOZUEOk1mfQvZcy6aCFPSlguv2ezu2Eij3EFVVAMdV+OGYnfA5tg7PKF/wOOYNDa5QCu9j3PLRmb50y2KkNRr3yXlLwtKka8O97ADj3li1Lvwfu5X742xvkr/kABceAR5kEhnwG7fMysGcmby9W5gPtA5n34e9bsUB4bVfpX1Y4pFlVLmm9WLPUkmWyEqwueElPYu0QbPTP1HtIWDslm7C5S/oNssmulwr6jXCuG9tLnTLYwv/pAgUkXVr0ljyIfexwjdlVy2J/oeQgjkioAZRJvVPeA+d4SNR9uaX4q2SsCbPUxcGLleB7Pe8dfS1z9ig89G2rgCIqlt8iqlLOboPj/1a24He0ES32zlB+JgAoyKyP3wvPw9ntleeCZ/NX+L0hO/Pd42mUvHfMhANe3+UwSlqsCij4PkGr/0Yq6Tfh+5QLsCzt2tSCqRODAyXsdKlbfxI0/SNwH//CCm8wNR/ATlMQfE1fUnfHXLjO9wKBkipmv4PToCjLvLiFy6U0ZUfWN6+I+eRlZdlxFIWSl06nc4Cj/AkFnGwXKN7NiZ9b4rP6pzm1XN7hQb5ZdBpEamsGt18lxHezib/dY2BTbILv+eVKoDgApI21JOB+nWrdevNRTFGjFnge53k3Nh9lUdk8Fu5ZtQYgVQAFhOPHaATgCzOG3ifOzuTBJjNc+yqcEuaYtO7qa83CqWSVpCEVUiN7ilMcGHmSU5QlpOkm0GB1uwJxbAFIy16nuldElNQNCs8diCz0lUAJPcGqDlDQzEItWNbkFXUhEKjHhV3vAsWRtjzaovsw2TwPUB6S+6dHPg/OdZFKBNaZoU1dMFnhHSwmYeW3uWzh4z5f0xYsuOmeOxbf15MuUEpsTyQdtH00dy+A4DsgGCja7wWrJxuWZVeCXztSgDKINKV1Ta9SRsYBOfbNDz1Yzj4LQDmIzoNaEKXTwLRB9wVUvrT+aWVLee44/Ps6eHEH11D5P5WXHutK91jS6Vm6zkqc/Jsq6hmcoyic3GgL7xdM0EccoMDmma88PyPyeWjuPIW/9e+FBgr4E2T+dHX8BsydS4cW+xV8t4tJu3m1uhjd3QfrMjDlLwWBeMqQ/8f2dfwuz/vcqOSn7lUj4nZtrDF8YwIonIVihJ84kNkBjjGd0hL7wW6GBz4F1PhHycYv6Q+AtHwAVPRcmjDFy6+FE7XId7HAyYTP4ZJLHQ/KXP2bUoNqCAf8pGAj4Asv3yARlsV+DS/6tzgzHmmNwNm9OGWyi1KG9rMoCzblJQqYg5N6J73bNg1n4EaNep4U1y9KmRpOBf5MsyJC8C7OLPNf+lGL+o8Th89+isp9usuAskbJ+09jxsAMmkHjEyi2Uwkvvm5/OjnWlvZE2Rg2jsfq0+gLzJm1TRtsHoruzG7bGl5Ezo1WuaFT9viE+bl2EfmyI0G9M99NUaImzWEfzwu1iivIUMM/TZOSr/IXPuyLWGHt+HK29nnFrzZu6P2DMPScf1wBhVS1wc4N50iCBvACBYEApkBgKUnBAxSRz+AYvk02dcuA8ifXNEaggLma5v79PCkjezjsr80uT4HgG+gPylNhGBhA97D3/FscKCme/a7ywnGDbm+FE/Fp9qIZhsijpYXi0QIT5g4XKFyz+939M9FgUhzgCemKEQ1gEysltk+yqVuQiJudeRcRAjq+IRf+IGj2swPCzEw0gHmiYpa2MKhCQQFLAASl6fo0rVxcmIIIdEwl1NIo3wCNUoQDXkC7EcOjyoDtJPeJcc6ymF846EptHhMoQpX+KWSd0VU2I+MQO6OlXROg2j8CIHrTDdOKn2tSPPeFZGM3f2EbAmiPgruRHWuBsxkBFQKnKUunl0lvBNokO9fkV8ZDcyy79cZBwLUhiwRzad0dbjpBsfd4mmub4Lu8BsL1kkCgYAa3fX4uDdJ3X1ENyzrAjzgLLjALLvZ3TDphTgOcyPXOsFA38YSRIbxod4dDfF1bvYnCw7vCvAzQPOd7s+8UueLsXr/PThBh3ZL74mxQpgz9m8nGbv7CxC/uCSfqZXd5rg1qT5CxhKi/0vFXrwtqn7YDNqvK8lM1ASGAQHkltIz67DxSjy3kCxTc2Qjm3kp7tPhcYtMx1fOlon5iqqgfoSzIHFRpCoZXseD8UunJQG5nZQGYN5wdibF4yrIiiCzMtrNeemgWW0cAwmTS09NdbVQJFCQsQAe7rkYxsieU+R1khpG6fm91lGzyBHdEgXMtdC45OyvZ2K2ot2OfhXex2nXORSJ5Ofx+/2ozrW1rt2/H6/ibWmBBJ25aOGaj49OUBYS8WgE0gmInL/HvoOVWwH09LXNtEe4HiatXw32dI3FdpdQCWB5KPvchvz1Ut9arcemSkQGJnwQt9D/gbJ8AN3YefKGrUPpXhm3pyyG9TwgKU6mYnUwJyqKnLIKzAczy+kotrv1ORF6GeIWlAvtTkNRKVgOOPNdnwLPd7A2eyFztBie8yufAYkmwRv7tzXUpwp/5dvC7Z0e7JpMXJGIvrcJuUlgPg9DF0qaLFZ79DpzvGKwiB8voIxg1a4ovNix27EDnhNSC3H6k7hzJIzTMsjC0QKn5mT1A6qz2hhTFfHh2SECi8Awqj+fMcy11YVjpkawIpS0Fdpk3UmpzBswL8Dck+MyLbnKSfF1Wk7eZrBaPKS8GP6mPExB45uPt+ZwCoHx/y4MWw2bLrjj7vVQS4phgXRpqlHUgkQ6rdyzmQEAS9bkOHQ4cpRFxIpdS9XDz2aPd6l97rANInDdqFd4lK8bmAbMZiwgd9hoRzSRt70uu0Z5nWMS6riI0/GoqgLXGBspvxbseCuTIBrts2L/rcF3IThzd48bDuWBlTBXZsXVvck7FsW5SS/PtwQBNsxc4iC+Ul0mom1MGSxz6pvon5GgPuKaUU3CZz3b4vhdDP7YqxwXCU5kf3OuDAR/Xp3FzaNnvjlmgiDCvdoU34kHOV4FdECryhZ2JA16/g4IBf/fracFhP2B+/Xso92JrINNf0iUrJlAWZpHiaaPrPxAhB1uXWpDZr7Z2GArKyJZ2Xy2TnaqW7SY6py5M4tkjxjZQuP5dZaDcyZYt9ZYwkS8FNE9Z2Tn1s6tPg33qm3FPc3Yl2bOO7UwvhT0Whn4oWeEWPM8LyoRXDyV3jfZ5nTtWm2ltW1GNXb8ncUwl+MHCS8ln9pY9BZSOb4oVyGMbKIb+damoD5UvCHuW+0VIqqRXnn2OGp2ceHpB0AkF9cjDebNlNV9gD4M59qZSwx5OViRTelvwGx932x/sMDw849/5v7/Mx7Cl2v2802pg6HqwYM0eIXNtneyGnkVVcpixHKMaKFReYqpDlaPiAby1W2lGXQlBGVoAlWuvcpFUArv3TF9pVMp9GF7kCm/5tyKSnDOTjd74guf7CXiXq72CC98rvGNfn3OXIgpJbSgfQsepq9GfDBas7PtlGkvU7d0Vt4V81AAF63koAeQtmYcNv0uRHR3meNj4t1HY11sGw9W7fL9Y78x3UwCgb1qZqQcm2RysOE42e6PWATuXolaemjrYxC+meO7j/maaemFZbgsT0pZqYNGjf0QNe2DUa8qOwYoMUzt/i0T4hvuCaezr7vdsdpHJDUUHBJ87U/KWsvTYDCnz/Uu0scK4aqY8BxuX18/dJKuGwFuReS8IrcfKelD6RM0WlkH5CMj3EueZJ2opNr36f4GOPAhVokjqGbIgiP1loX8N2ZgDCmzec8rqtki7aHNDqXuMw3NtjavuRXHbBlDfvmFfkG4Hwudfc00924FE6ZZs+AbeYZ59GZ77arnM7NIDM+zY1VhlppF/6h9Gtt/1Plgag8QZ3h59ELS94NeciCmDMQ0UkOZTwCHb4GbZiUxNXdpeyuxeV5KBmqZK1e6O8jouQ73C98uBiZXm6pyyIjxBol0MM+46WUHRLvWKMt8Ba64sdQUSgfgCq8hOIzONa95KiZcQDIFgLOq6V6CKtm5VHEvVyeqdyJkwJoGCfFlyl/YQgGSzaw5hq25RW79TiPHT9AAL2m/KNr4A2mIscPO9ZlHvJDIF54GjNEOQGrqWbPpYTvzuYHYt95a9O62/fmYXtvKmK4tU0eyy1Dm10gJSgV1dxlhT0Uou9oD2KmilH9Zi2xxVQFHymd1TXPstqNG3/TrVFFHde1EooJTYkSBRNns3Pq5U3j8J1V7KKWlLe96rhRSqXNbmtvVO2TbZ/JFN5x/ZYf0h87db3xhEsYr+IG5ob78K9Tlx/exAy2EedjUyq177r1s5bLFH4fqTRy1QMPIE9ulxMtd6KOEXQCtkF9X9qz3fuV1d8wtZWUCDyL2egAA2/xjqDYHmnskud6NljhbjGmZ4v5ps/ghOPBY1GuqSMqdcjBw3gkxZxWA/qAqomOztVJ79R7Dlwb4Anw9HQ+VQOVnqO3KR/Rq0izyqgJLKZz4rGFLsMQi1OiG7kKKTvYNMJaEiZ6b6O7snxZsRXoa5E98XzNnBYN69WUapg1GaOuo/WVWb/kyqdnC1uZs0PivIp8RhTGVmF4FMfQBbiIOjm9lznIkCofvciQAQzt3FrKDgzogCCvoKckG7EB7GmyTFw/Td21GQVEj2QjC9vip5AgJ0PL7AAMIJ5LoFjXNbGYkaHAvg2QDXPCoBQShtskuaCiBzZaYPUsi2z8/tHLDhDyMiCWcPcKGBarHvUMbfKg/ARCKGQAHapW2APXgdCOs9RiRQYKMeLRe1p9yW4ChfkCQ8uy/USxNxfNPbACR4gtX5QQksuLevpDlbL3taSvEY0E6PBR2TrLLnd3GlZWB3qV4QrBnYzWVmmvBTApOSttm1b6TWX18LxaaX7dIH4L5PbptVTri9xYACduHeYPP/GW5wvbdwMRJQRGb3VezXDxdBY2e7JNpDJdibwak/MkiryEb2b+X8ubYmM6Lx8I63lULq2qInH2U5/UDaM0EhYWzIA6C8XnYMRcfYn2t1mlKSOCjaFXVP9dgCm2t3ty/I/OcWAwpS8IN6/b5U1F8QKq8BKeCWpGTPCBlJ2xuBVfYiBJH1vcFEBeAkYuTNq1VE+f2yoLbi8b6oZcFU7ywLhjhMOEb2vEA/0mK/LvMzRAn+BonrgQEUoj6y1EebyuFVtJ19ADpc+8cTYubP4qvihey/wZR5RLKZ75tCPEZE1NmH0LSqe+NYC2Spf/ImvkR5C1uLZpb/i8CYvnpd2QvkNiOMmb0pAYafhM+eUMnxZlMM9WKhaoAG+ihSXnn3hWjhzc5vq9HDjoz2cJ1YpOuhSNl7ybx/XMrrX205UERXm3oFOEvvUMFhE0nyqFwBNjqyZITTKuwQ2QJgeKNZA6Teb6scBOPRRPsQU4wX3EXROQfXPS4BR4VJbbIXvQ68U66CpBI1/Zm+Cg3Ug7mT2s8Xj1P6W8hU6syZKWhrJEObBUDftelAoXZcg50ID66fJHALUO8hxvvfUPeEWsVU/1GWmEJHrqitg3v970CAFdkPKqlj7TDnsqRgcii0i5XWleTY5GcY6pwgdhPwTfZEuqIybYLP2tAKtcb70ZgN0zO1oJULQ8n9JORLoDH1MFOfw4V8OTsINt/dtAl7W8tNTA/YUJ9T8v4hx6oXY2S/huFAL+8TtQmb6v1TBv3L6UFS7kjVr/3VmwCrXNsHOncY70BBxnvv5CyXDIJrb8CmDnSMpUWqaPfmnpIh1EjF2mMmQLAx2/EeHo5h1yemVo+b6lHuhjC19Bly77TXbQS2/gvQg+3YLBl6qAYr6jsBB97bYiyqirXNKC0Cv1ceHXttZVkYmzsj4NSrxzNIFIPlMIJZFpxxclU8+8PA4xawg2ADvlVmCmMyGPyZoFq8IcuAzaPzDxMRt3ev2D0vA7XYYMLEz8+wmRaHj00c1b2hPgGSPRRfE1UkF7T1UkXmXVqULSoDwS+I6pZ6OsoFQNFh2g/eEGPaeefsy3KX9krlQCZFFCHODeLQwkptqsQQk8HKfBPwZ06r8/4OAd90TSuc+LBhZPRbUzz30QY0SubjcJLlw8Im7s2JlPRNINmOCaVVZrdtnTayt1fOGLS1QyBdZxsS85nqPWWRM8fEKHVg9GzGeAJJagHD/p2BMkfctKNcRfY87IX9gjV0djoVqxb1MhNYrlEH5izZUG8YztFzfmMe0ly7qWEfBR7WPcM5yMWtCTJq1wRV+FGfrlL7JSpTWRlEQGELgkmwOfrKvp9p+0pd2ltSno2LcnyMcEldjFdt2BKSW2sYifxWjejjR0AT95U54jipuNSxCYRNzecH5tqB4P+u2FLaxBkjohRrj0kMGUtnJ0qexpthWaJtdyPyGId92TImuZZMK7tPqm7l2iO1HHSqSSroq+zqgPJel5K+Ev7OxrYmmbp/2mKFKpAUhSOeXqSeX+v4tKFer1QGRsgEU/8RFKYfemfq77eoNqG+GvW5eqHicA8yn9sDHLIVUqtRz6t9lbSp4eyMULU68GV3Qzqbqri/qCO7oE7QohO+3wa5VMG6L3yY1XBvnWMSJHlK8nVVzUh0E7HqjVMGg1lPcDQIaI9NZY6/IJ1Y1Z6vXTaS4ghQdaiq2xx6X7IzurzFvjFRLFnqdU0JD6OjBtL69pYhv6jZk3I77PHYnuhVSV8fZsy298VRJtkbLhYtpasVI3t4zWPz7DysNKgsxbEHKGFu5kfoD40dxz17BGzyZ31BMkAzaObgqI9gcxfMNYstKzO57P4QHKxa9/o4l8RTJSGLMpdVOO0KqVaH9kWuNRFXCtyAeQh7pmkJR5SoXjrMpsSxMfFjl+LDS8mjGsZe6sroFWiz+aHnWIBPA77NLVU5EpRSBa0n1Rsc2SAzwlQvpWK6Lq3cZynZszgK2nW1Qp2jYWEPDgif78M7eKcqwUeaZDombR/CJrnghOTk7SXjWw/KfiaXpS6sV1OV4rn/go1a7lMuobq7OzABqJRyO0ml3FEg7W/AAINk7xUxzas5e9Bm8XkmaNBqLKCkFmQ+LlE5Q0fDvocjJWisdUH7i8Kz35o4INj/cEhmWS2WE64tshPDmxM4JkJ9tnIT2Hb0PbXCzmjmSYuQI7das4gCOyrnXwjO7edHp9MO5iln19N3q2yF4E4JkDofR4fX0Qaz7HKQcnu/oL2tlLJfqnVshoDK7rITvEMEFQVtrZLPHOKTtd9dEHyzm4lVZ3HH0HS3Bkwzm1Dv5lDCJZKqpjHG0+JpD4wsYD6mwNbJhpaXuP5Dv74E5JUldV5WUEfVAN3tIbP1dgBCg82wqSppRmPq1Fm1Sr1pnIHBLiNqo8rZgdwdyf0m8oyNpl4WmpJWYJZdTVud6B0ATcK1B+uBBPyaUykUXPVsCWTn13832WPg+pvKzOMBYtO5pdY4c3xnuD+UIlyfaw+A2fga9Z043ycKaEQKAo/JNh8oeXZSFYVMPdPK9j3SOEDVVK+W8tkj6xFl4zy9qlosodJ/Gdq8gAcOL+3/5P5yc5H8l24dw5bfr23Czd4awPwTeBkb/XJIZIYJR38evLhDR7TDXsrtgVPI4F7X+5Yg2Y1OWE4PJq5SZw9MRZOpsjFPwcCLod0H2nr7muFgMKmwx97bSyQLlpxVYAl8JlIFAfG8sR+BmfgvLOF3/dww7R7dVDHwQhizKzJQUgvYROLzrXUj9ogFu+RlFc4IV7h+MlYdR4jpy2CW9ZSZTgKg8DDZZyKcZ0cA6KNldrRpl1wXsHAymCB6aGNkTwSgrfLNIxWcXgd9FbLnKwsyI2pEN2iGnRTOzoB7fYYognzeG2pMAn2RXVmP3ENZyA4F8+jlSpPWBt/S9nwwj7AnhH9BGdkEd6Kb2Stjm5MATgDZ50BbXgz7k5PVgtqxJ7h2TH6a9sS1YccVRnMC50zZJo3Rr6ooiSi9JkRTWI8tBun0G8Vgh8aNEmHuhmq+Clol48f9UcwdJKwguqLKlyvMqhVgBhxd914WZidLBb2bAFfU/IkNBOPly9iwBDb1AVsSIBOJqYbNTHdpBn1Pv45BLjLnIH1Xwr9Pr7dhlPzUT8sF1l9petuEdKvCzCwhDWBpb5Y12y2mvvtlKd6caWhEaGFkjkJrAvbOYqlsX3oorhZjMjQ8t1scO/cEt+rSiXljZKqgrQDtcQ/6BiDJd230CyPJgLRIfbAMlKJgcjAVsgvSvWdkUsf+mcrJxCKK94a0sD7BBGWfC9psciQDynlIWKDkLmrLRbRGP2w4yNmc5wUa5BMoVWWczoxaPaDSGzUL9X0UmYXJ1hDfHUCi9SqVAhI1lKiLOz2Edn9v2sD3mat6n6D1vtcSjVrK7Yo8DukC+wuy9JCJiZEzmkSM7KQt6EcZktBU+/Wy8uxxIgpUAMfcUH+GPL9Nt62J30lbXUYzJPpGXlV45lPRNFT2NIyZV5ZKkLTp0l+Dc06t+7AwImaw0+GBLw/SLm7ehcLaDBkxn5Kt7AUA1slKKfPBJoPjPVjyDqbtdwAg98C13yYN0huQd+A2dRT4XXBffwT7vO5GoRaLguBl88t9gYaYFcZ8gXf5w6qyfZEYfmg4hpUCaHYDX/IkML3/DkLkDfh5ayRrKnoMvm0r2WTXw2a4HROBtebvNWOljeyvKzme7Jf2UD3HsTpao/7Mz9mjFwYmCPg/00MC+ECQxne44WI/O5gPlYAoYkLxGpzvguFI+HmGYuQOVUqdu6EfhcGNWpsNAYHflcaTi5q242VL+z2OoqZwKWn1aU7ZTzB4l2AuifGUkc2EC95gaY/2bFWks2BTmhrqLWHatuG5fh4sjpVSd7WQgvc7r21weMdwpHDEe37qXi0FilCjk7cbrpntuDlopopPWUqUKNgFTjIS25hxwxS16iJILNU32DlhSPHQ9wJBMQ2k7SI32lIrGtilu2aqDdSNOAEMM9Bgps3FbDSN0wMfB8yES2RTvRQ7PcG/ug5rplAzwe9fht+tF70hOUHJUyuXYIflSbCU9GVprp3fns9J4UzsbIeM4deqhKQNkgK7NwzROSZnweRaVKWRykO03xtOoMRZoyP+D5oLHurGso1ILb/6uqiTfsWsjuwfacNWmE7kY5Solfh37fMyO4aLLGVSRLFTYIvp+CXBJpmraezptnQtJ3nWZ2/8/oqFv7OdUZF41erXQDljpkVCEMxKbRbyZYWzGAa3Ao15DnyXNVXJ5YKdkORsXpjqBDEMSLumslBVqqapem2kt2CPEqCwn4Da3lwpsUWLqfZs2E3gggXMBbTR/TQL0urYUn9uvfbQKsBwNhM2xL/xPrEKwM05DUfTmz26mnpARHClN831X0V5NqBtFDDnbpQIlB1VmsTuIr0/bOIX3tu3qT+lqIVh37kXpwAnQInrhHH9S5U1QZVlKTjtN6qvRGAxslfYpfT+lbNd+jNhCuYqYvrvxwy4XGR/gnO9RJrDNrnkGj5E7KK+HscEo3O/BYC5F0PrIPE/HC2aCf6IFZC1d7ixwASsRRBRAZL/huNWhWr4G2r//m4ClJgJM3jgeV/71rOplSXUM3Fj25zoYxzAP7hQWhyQfacIkYaRq6ux3ii6L5fbFY7NgW9xI4ViLXW1a15RrZIu/BXHnApaRY+p1iN8Dir5EGXpS1Aag+Y4M8Vz+0WdRAUC5oNwnotwZJ8ITFSHkgmMBXZ92FA30aIWtSVRmv1ENFN7OSxRewIUz5Kx3mpJCFbzojOzPLjtt2YUxGCnwob1z747PLZFbbFSZB1xgxgTSrmdUkV26E5cPwVMoivh3A/i/EkEDwBpk9d3KVv03dXN8Nl1EleXw3oCHPwbUlw/W+L6EZjfiS2IDP1wEBRPkEDw0di2aQsaW7+kXtmR13yDYx9XlkSvCRRaS/vHpDkjb27NyNUmxezXwL59J3SLKH6uS9ucMrKxeIQpYMC1pVhi7he9EvkW0C4FdgeWSzQczct3bodMi9iKjJXIAIijMIoGm79TQdues5ORkA+k8zFI+ICSFoci4Yz1RiOOou1XuwpAsMZXEDllJUX9Dfj3SeHNThzzoN4ZdWRDGXuOMCG/nQAlXEg4Ta2pEaUShUJL+hosyY5n6mX2geveH8jGP8Rj+1YazLFUKffJkSpo/PM/mY+BRvo5CKCX7JCxjwYV31EuaAYycUaJJmI1Ap23gSYrO6G8vH1BMJFFAhTHbzCzV4YyuYIf9DupmKQQmCPCzQS2+ZrAe3CYBrn2ulTQr0bO3DBsg1tM8CwAn6Gg/VLm7Hm3zTaokQkJObA5bX64qlpcmBBFP84v5B6XriptsLvaarQgj3uggPN+jFzqWNsIK4f9wt+U8uF6DXzvI589QsaiwiUB2oXbeRfBoP+OzLXbsRp5wgiZNkz5Ip49MmWxPwGgX3UB4pfP6LJr1Lr0pSlDPz6KaTdx3uQJYI7+wQ58NKfzsGgzoxjZEWOCjSzJl898OI3zHvsa7823q5jXoN0fP+qWSeFcQCyjr8mUScV2rm+zGDPqGNYOYntv1UKQIlmEbKkXylxdJMrNg2dnCl8kRxOqQDPeiP5SlOtN6p25LQiJPzZLk/iQerwYNUc2LoCSNtXryqpLm/Gwu3RkUDm5ocCCwQ7FaWAu93LQpnDyGm65jVokHgDOjgfz7FNh+/5Dv7zBzLtwVjtqMtlil4G2eCJtsg1uYWRQ35BdtUurS18gcf0bMYTITpKh/bUVICkzwSz1byPBBBs5JlcRW3e1zQ0NIwrSLN0d62Ez/cRvDnoUUwakWw42Y94tVQnSMNxTQv70dCcZ+Ar8zcR+HgDQz+D7dmC0C9nfsdwbtQ/WTrUPZD6AkS2xOndErYZdeKl85mMpnjsYW1fhPn4sGerNsqk+JVnaMoc/1wUxD1XasgTpcuNUNGMyExObjTruoaJgEfkSxjRQRDSGLW0Z5X+37tQU/bFRHwJLwjFkCubYE06rs1Qv414QNjf5CU5EjTY0bbJ1ac5ekk2tRxQ+qo9jpQEAYL5kagvh7yUcygM/19Dni54mOcfvqCfRnaSh0CDdoEHObR8Izz9QBhKe+RQVqfZX12+5tWhNNcGIPed5nLA2roEyG3vTDfUWaiRqZS1UUZAfSAV1rrIg8/GG/QHMaIPJA5tlHrzI1U62PVSkjpdn3d3iSDKHci5LjWxPM6MN6Ey9KtgAq3cdbpfWD1Cr8vqUBaAzsqc10lSHtKoSgtonGmgHPF4H028jjaEzmwgWmv2o3haWXndMAiVlsOMFuXOTVXiXXm2j2+RssPG6o1C11nyA8PKUkv4lLJGHDdnt9n10dwxt7uGgB3X6XxzNJcyr56jTssiOxrB3fLOzcztk2qQEZU8ugFGSmchnANf6MT2DZprQwgTDMR4njEugKDRNmL1Q9fAbWabDJ8vexPJtPx4yu0DxbaXIzmumg400PwDAb8pF7feSqfbTxrKleigTLQ4weobOT6MvTPUFHFutGPr0WmOqw38ntg+c7y7ScpXRM6eBq6j9y5kOTANLTfYrwfrZPLAIxnn2vLKg8e80qoAiBgCpd8apCapn08KLex2k2xSMVsHvllbZ0zaY6OUXtH/CZw9ouhAAXwhLT2D9FEzLu8Dn6KKiyF7BUENg7bH7TOw+GFcLehaZZV7TzGnYQg4tC4DBWR/4NPdhsxeWwYRtzKr7ftratgJfJgeb/Wk/p122S/rh33dUUhzZDXKz7LKfpr1bRVQw39pIUGbUAQVnu0uLO5pnmpj25NmSttIb7sQ4PEj4x3x73B26oZL+EmyI72LyrGU5IhG5+hwR84F5Avd7LQ7mgRfPifjAZCvhnt4CB3710GJvw1oFEno5zjfE9mesRAZwX4hlOthOXGv4Tex3k5+6p2xpN2AU0k/bE2BJW2izgvrdsYgSvttVInysN9EE0zYrPHvcuACK6DnXX2qYnrXy5ZW0VWDHqlWbdH4mjWXijvT2PZYiUfpc1ELD9RywShZ8h+0pLFzKKbvlc3ugqYPl8ghwETrO7IohXAwX1+utbxjMA5n32QWZS+1+nHKn3B7OlO7SV4AwqpubQrMWAHddM3MtgqCCLUVSvzENFFE8l71PbqLJZdvDmFjM1TT1DHYWNRP51XAV3GLAt0GCXxk1Sz3aF1Vrg8Zy6Zi4f0EolvWkIggTIvM2wWfqax4jvSC2YDcPZxRs+F+Ikf2B3ESTi6I8XdoaKR8uIoKdfGnk361FZidAvAw2y3lxGrZG00rxqZ8BzXETvI+1gWU6Yrb8O0jujc1oMYTjDphhb1qCknp1KDCSG5NAQY4oeFBvNGsepB2GXKdELFFBfwGO/wOo8E2+98KHuLnAv8FE4LlRW2tHvAbhmS/Kpnq9q2FrhHNJYxvq4klzZsZuqKIxDqZ6j1KDaCJyFMxiz0fhNRgVQMFoDHyxx5plcglNom8ATXJ6A8D9Fki63lqVyhS56aXuyWfBz7kEZw6OVnCgZMf8UbrIbkceZ9IgIaq07WTiy42Gm7FMR7K0++UmgEWUBambwVf66pgCCtJywqbcSA/dZA0/JLmLGOl/0Oh9wfkutueM1y5BsTUM/H+lZKm3YFZeKXV+cJRoj71BoJyV5tpjLg1ulDaGIjG8bALB0nC0SQFtDj7gI34lMFEYZ0QVhPrz4eKXG76owZwp29Bc9zC1SXVafqklN6+f24woD/auR5p4bPPXUpbfYr12Rn4y9oqPFGCgk0vDlAx9GmymO+Fel6NWbMRHoFmH8F2bZF3sBmbv43FHHdJxi9S57Ss6txu2ZzqcL5A64Uz1xriq10m+pRdp5zfJZ9oXtMNbsSqWnax4L42rww1YAk15NfgzM0B7HtAWckBrs9YEO8GpFNkP5CJVKL9C5mklk3vskncSJo+325PRGg4iLJg6kXiZl+QiVSvQ9+HsOWWYo5LDbycLO3VhZF8FJTnapYb6i2apWwDKdN+RCFFLSWzTjEw4MWPwZQDNU+AsX6cY+qngcH4RSzzQoUVh0agWxPkxdmnJkTjsCHy/v8O/FyOvF9WZDUxz7qO5tXMFbSVoqk80LeKWZ3u6E8DCEogI2ttjhl1Lb5GQJEhc+MLLwpbVU4EdzdHI/rqZvenwkm5sap2Zt6Te5iMWbJFMzKu0mAnrboq4WdrPcC4JvPQTwIzU8eWDqfR1YoMx2NEpQ89QCQkOYTL0s2WsnzLZn0FTPAA2fp+MpN9FfehaTi0Wb1ERJncHBnU0cy8o2M8PIK8LFmcM+qLsJVvEnN1i8fuF7JtSl7ZWKnWE6qVI5dVZ6Oc06/oTBzp3kHDDNbE6wFfbOCX1XQ55XY7ahpWlx9Kq6ETcBAtHMmxyR/thXdgz+NnpQzViTj9LQasPDCfU7fgnDQRShGBTr2p+LoftLxdYby2w2EnGeWHY88cUUEiiG9mf1mSBt2dwIGFc26xJTbX50QHHZqhGy8HdYsVuPfrATW9vikt6pw/9uxDzfF3lmgZ+PwDnuRd+vt1IIMUWKoVWcATjRK80jtDry/kXulrgl2zB5q0tG51B595ifyXSOb+Skj5iDvwjkhg0P2Sq/7RyoGocux176WVLuw/O87ozEoFWd8fw9aJUlNuDdF4Hkv85uJ+bQBjp6B/ZgZSHG+kiJdPOVN/C+SItMsn/C6yM58p4EzB4U9Q2hJ3pMiaBIpz7jCwV1IVVI+jExKo/t7VAetEseYvdIw9MbyhMDSB5o52zfSkci846zx6XBtOEWnk5W+6OquvLDRVeNqOhySGHWJKzaUjx99qSNFf/KVnZi5EqdUI+t1OVFuVshkjUxc9f0P0brWNyxDoy8OlecmbYC7+E/WqLh9xHREIMh2AW9RcdM8x++Te3D0x+X4sk156wyV/y5esKK10pl6Je4xeBw8gUXGN/dMpBc52dgs/B9R7F7H4aS+cb1B5pi8rv74eNfzmc/xTJ0CfjxOZ60UCKOJrqkkb8MozsgTC4rqUmOc9+FTTL8p2XzQBQag+0z2v96LpRARTxcHQVpPR65ZnpmJeY3Z6PNnYu2rXYMVJPLr5kLVHuZE3KyB0aIYe0LZbKowkB118V1zeyNe+DeK5Y393Ufq70xy8jovkrFssr+SM+1FLhic/J0hYqLWiqG9VAEc69+kvYvP+Y2OJJurKl/l9sW90ZO22pc+OUecOL3wu0wctxC0PRXExzdlsDEaYD4fgVsbWpAPiaFM98puVJ1PmZEVMiNKKAQkM953W2VM1ixAaHjsY2P9A0xPHTRT0Tb6NmPkpz72MCpRmmD/gyf4tUtlMpKEQ2/aSRtHfGFVCGxR/CUn+08WNyG5MmMtlTE2OaPhNwhJ3JBuICFfMpOCmswdD4EeAwb45d94XBCUO9IQHKGF4gCc+MHbq1s9Mpg82MHeWbR4WYpVimH04XG5gWe2CSN9gA51gY1/y0yQT7sHsxAcpY/LKDbVvJVvb2umX1tRJupvp02GGfvvcwe/bWYDotirVJ7XApRtIa9wfZ6bHzSJjQtLJrU/nMZxOgjEWzK5/ZPbbZ4/D2WqzhWiPZVB+LDRQ0GQ39lIZD5AsYVu8+F+tZOPPhDXZmApQxuFKGfjgxDhbilfhjglHhuYbLKFKmek8soBDtj4qMiXoznkfazF4VV6tQHslityZAGZv+yUVxW5HtKbzXNuU+TPVmql/isUKza9EZb4rgwJIRrq6NUy0gghpqV3upOYR7CVBGyhcVdWWPxymrlwVrI9IhfbkZ9yJb2u/j9MHY7bsrFc6+2JRnMmfKNqAl58QZ3ERTsYraGhyYlABlLPkn2DdusVVxRt6Jkhp1brPK/NHP8eXOCkfy8Ar4Wgc0TcsiI39PRzxzVEz//V4ClLFldp0kO+XrUR1XKnfXs028l3Np0/M4YVn1BYcQuzkBjtyHQKt0xUlAUj6Fa7O3BBdwApQWLeLs7Z8ewxbHzkrVaF/RvMI8hWe/I4ASDbRkNprqwATY3E0Ncpjgu/XEuB+sjja1Z7HFOQHKGFjocIIjXoxsizt1XVyf2cz7UQx9Wpxyd7sqoKvZjVPg8+xFrcpRzVLsxzHVjalh5GtOgNJSs0v/Sppr66WuGBLcYkubTasqFfWvi176GECxtIU4kqHpGpdrN0SOCHLBDwBA+UkClLEAFIOdY8f9I2sTkLS/bn5gQf9SXKCkOZvXkmCHkf2aVOpYH9WHQ4c+ZbG7E6CM8oWjEmSics1FD8Wa6pvtLeC2bV+Q+c+00ysfBbjko2izW2KersApA+qjUUnp7HzKkrFOZj72/ZN8ZgfZUh9Wloh23LB+AbXwmur1rbgnnH8iWeraSNKb27VmXL26hZr3NJckI+x92eQaEs9MTYAy6p35ThlMi9Nlznqdabu1QrM0Tq2ktyyZRsRvFns9Uk7Hph3C+YgtFCoKsp2E6pUpivEYNAW4oN+MI9AToIwd7aIoRf0nOLHJZUrh/tokbbD7GmV1DPQHSrndaUN2RweKZDTOuVxTq5js8ppOPXEaOBO0tLk4K7OZpIQJUEbQQukHL/1ikIQvuYRy3sJDZMrnjLVUcpusO1Llrh1hknj2lFY+G3uGzVtVPf0Og3yJTLP5Kc6yzSQkTIAygpcyn+0FwJglF7VXKSpms1KCNuHY3NSy65YyHwSnPFrjFLdL7LmutnRDYP2Xqd3pOvWeoUrw7yIObWol8UcClJEMmDz7tGSo18DGeEd59jg0b77bUhNwIPN+0CgPRQKK3YuCpk6rnwcx4nTpG6n/po9GjC/FZrHxUimcAKW+k/1FMCt+m8q31jGdNIcqme+OlOCzyefg3lrOfoJAli3WI/for6cL7JLUgsxHx/veSACyJR56W9tWaa7dFKn2DInvDLYBifWGRcsWs19TeOag5H0lQNmiS7K0q6L07suC53hFqsT2TJ5fApTxAxRT/Q1RD0Wo1EVK1vYxngFPgJKscn9oUfYi5bljRSSryzPqwbsKQ8vuFxk3rbcJUJIlNEqenS4v7lgrWepqpCiVOFsLptV6zHSnOduUJgde+CaYu6BBQoJ4b8fk+SVAGTcLmeXBMT+4fUHmoBTPHQz//iysz8H6AqxDaPwBZ1/GFgGJZw+TFmSPwGRgHL7jZCVASVayEqAkK1kJUJKVrFG0/h9J/CDbNRh4dQAAAABJRU5ErkJggg==)

**Sample Question Format**

**(For all courses having end semester Full Mark=50)**

**KIIT Deemed to be University**

**Online End Semester Examination(Spring Semester-2021)**

**Subject Name & Code:** **Computer Architecture (CS- 2006)**

**Applicable to Courses: B.Tech 4th Semester (CSE, IT, CSSE, CSCE)**

**Full Marks=50** **Time:2 Hours**

**SECTION-A(Answer All Questions. Each question carries 2 Marks)**

**Time:30 Minutes (7×2=14 Marks)**

|  |  |  |  |  |
| --- | --- | --- | --- | --- |
| **Question No** | **Question Type (MCQ/SAT)** | **Question** | **CO Mapping** | **Answer Key**  **(For MCQ Questions only)** |
| **Q.No:1** | **mcq** | Question -1  Consider a register R1 contains a value 10101010 and R2 contains 11110000.What will be the value of carry , zero and overflow flags after the execution of the instruction  **ADD R1,R2**// R2 is the destination   1. CF=1, ZF=1, OF=1 2. CF=1, ZF=0, OF=0 3. CF=0, ZF=0, OF=1 4. CF=1, ZF=0, OF=1 | CO1 | (b) |
|  | **mcq** | Question -2  The number of instructions needed to add 15 numbers using **1-operand addressing mode** (including **load and store** instructions)   1. 16 2. 31 3. 15 4. 17 | CO1 | (A) |
|  | **mcq** | Question-3  Consider the definition of a structure defined below:  struct student{  int rollno;  char name[20];  float cgpa;  }  **struct student s1;**  Given, the base address of s1 is available in register R5. The data member s1.cgpa can be efficiently accessed using:   1. Pre-decrement addressing mode, -(R5) 2. Register indirect mode, (R5) 3. Relative addressing mode, X(PC),where X represents an offset 4. Index addressing mode, X(R5), where X represents an offset | CO2 | (D) |
|  | **mcq** | Question -4  **What will be the value in R2 after executing the following sub-program?**  Clear R2  Label1 : ADD #3,R2 // *R2 is the destination*  CMP #20, R2 // *Compare value in R2*  *with 20 (immediate value)*  JL Label1 // Jump to Label1 if the  value in R2 is less than 20.   1. 3 2. 21 3. 18 4. 20 | CO2 | (B) |
| **Q.No:2** | **mcq** | Question -1  In an 21 bit computer instruction format , the size of the address field is 8 bits. The computer have 9 two address instructions and 32 one address instructions. What will be the number of zero-address instructions supported?   1. ((25 x 28) -32) x 28 2. (((25 -9 )x 28) -32) x 28 3. (((25 -9 )+ 28) -32) +28 4. (25 + 28) -32) + 28 | CO2 | (B) |
|  | **mcq** | Question -2  A subroutine “**ADD**” is located at an address **9000** in memory. **After the execution** of the following instruction, what will be the value of PC?  **Call ADD** // The instruction is located at  address **2000** and the length  of the instruction is **4 bytes**.   1. 9000 2. 2004 3. 11004 4. 9004 | CO2 | (A) |
|  | **mcq** | Question -3  The content of register R1 is 10001011. What will be the decimal value of the content of R1 after execution of the following instructions in sequence? Assume the number is represented in 2's complement format and carry bit is zero.  **RotateRC #2, R1** //*RotateRight through carry.*   1. -94 2. -30 3. +69 4. +94 | CO2 | (A) |
|  | **mcq** | Question -4  Write the assembly code to evaluate the following arithmetic expression:  X = A / (B - C)  Using a stack organized computer with zero-address operation instructions.   1. PUSH A; PUSH B; PUSH C; SUB; DIV; POP X 2. PUSH B; PUSH C; SUB; PUSH A; DIV; POP X 3. PUSH A; PUSH C; PUSH B; SUB; DIV; POP X 4. PUSH C; PUSH B; SUB; PUSH A; DIV; POP X | CO2 | (A) |
| **Q.No:3** | **mcq** | Question -1  Which of the following control steps are required to execute the instruction “mov R1, NUM”? [Where R1 is the source operand].   1. 1. Address\_field\_of\_IRout, MARin 2. R1out, MDRin,Write, 3. WMFC 4. End 5. 1. R1out,Addrress\_field\_of\_IRin, end 6. 1. WMFC   2.Addrress\_field\_of\_IRout, MARin  3. MDRin, R1out, end   1. 1.Address\_field\_of\_IRout, MARin   2.R1out, MDRin,Read  3.WMFC  4. end | CO3 | (A) |
|  | **mcq** | Question -2  Which of the following control steps are required to execute the instruction “mov #100, R1”? [Where R1 is the destination operand ]   1. 1. Address\_field\_of\_IRout, MARin,Read 2. WMFC 3. MDRout,R1in,end 4. 1.Addrress\_field\_of\_IRout,R1in end 5. 1.Addrress\_field\_of\_IRout, MARin   2.MDRin,R1out,Write  3.WMFC  4. end   1. 1.Address\_field\_of\_IRout, MARin   2.R1out, MDRin,Read  3.WMFC  4. end | CO3 | (B) |
|  | **mcq** | Question -3  A hardwired CPU uses 10 control signals S1 to S10, in various time steps T1 to T4, to implement 4 instructions I1to I4 as shown below:   |  |  |  |  |  | | --- | --- | --- | --- | --- | |  | T1 | T2 | T3 | T4 | | I1 | S1, S3, S5 | S2, S4, S6 | S1, S7 | S10 | | I2 | S1, S3, S5 | S8,S9, S10 | S5, S6, S7 | S6 | | I3 | S1, S3, S5 | S7, S8,S10 | S2, S6, S9 | S10 | | I4 | S1, S3, S5 | S2, S6, S7 | S5, S10 | S6, S9 |   Write the expressions to represent the circuit for generating control signals S1 and S9 respectively?   1. S1=T1, S9=I2.T2+I3.T3+I4.T4 2. S1=T1+T3 S9=I2.T2+I3.T3+T4 3. S1=T1+T3, S9=I2.T2+I3.T3+I4.T4 4. S1=T1+I1.T3, S9=I2.T2+I3.T3+I4.T4 | CO3 | (D) |
|  | **mcq** | Question -4  The size of Microprogram counter used in microprogrammed control unit depends on   1. The size of Control Memory 2. The number of addressing modes supported 3. The size of main memory 4. The length of an instruction | CO3 | (A) |
| **Q.No:4** | **mcq** | Question -1  What is the value represented in decimal by the following 32-bits IEEE representation?  S=1  E’=1000 0110  M=1001 0000 0000 0000 0000 000   1. +200 2. -200 3. -72 4. +72 | CO5 | (B) |
|  | **mcq** | Question -2  What is the value represented in decimal by the following 32-bits IEEE representation?  S=0  E’=10000101  M=11000000000000000000000   1. 112 2. -112 3. -48 4. 48 | CO5 | (A) |
|  | **mcq** | Question -3  The representation of -(18)10 into IEEE-754 single precision floating point representation is   1. S=1   E’=1000 0011  M= 0000 0000 0000 0000 000 0010   1. S=1   E’=1000 0011  M=0010 0000 0000 0000 0000 000   1. S=1   E’=0111 1011  M=0010 0000 0000 0000 0000 000   1. S=1   E’=0111 1011  M=0000 0000 0000 0000 000 0010 | CO5 | (B) |
|  | **mcq** | Question -4  The representation of -(12.75)10 into IEEE-754 single precision floating point representation is   1. S=1   E’=1000 0010  M= 0000 0000 0000 0000 0010 011   1. S=1   E’=1000 0010  M=1001 1000 0000 0000 0000 000   1. S=1   E’=0111 1100  M=0000 0000 0000 0000 0010 011   1. S=1   E’=0111 1100  M=1001 1000 0000 0000 0000 000 | CO5 | (B) |
| **Q.No:5** | **mcq** | Question -1  A CPU has 32 bit memory address and 128KB of cache memory. The cache is organized as a 4-way set associative cache with a block size of 32bytes. How many number of sets are there in the cache memory?   1. 10 2. 1024 3. 8 4. 256 | CO4 | (B) |
|  | **mcq** | Question -2  Consider a direct mapped cache of size 16MB . In the CPU generated memory address, the higher order 20 bits indicates the tag bits. What will be the number of  bits in the memory address?   1. 44 bits 2. Insufficient data 3. 24 bits 4. 29 bits | CO4 | (A) |
|  | **mcq** | Question -3  A computer has a 512KB, 4-way set associative data cache with block size of 64B. The processor sends 22-bit addresses to the cache controller. Each cache tag entry contains,in addition to the address tag, 1 valid bit, 1 modified bit and 1 replacement bit. What will be the number of bits stored for each tag entry?   1. 8 bits 2. 10 bits 3. 9 bits 4. 11 bits | Co4 | (A) |
|  | **mcq** | Question -4  If there are m input lines n output lines for a decoder that is used to uniquely address a byte addressable 4KB RAM, then the minimum value of m+n is   1. 4108 2. 4096 3. 12 4. 20 | Co4 | (A) |
| **Q.No:6** | **mcq** | Question -1  In which of the following mapping function , there is no need of replacement algorithm   1. Direct Mapping 2. Set-associative Mapping 3. Full associative Mapping 4. Both (A) and (B) | Co4 | (A) |
|  | **mcq** | Question -2  A certain processor supports only the immediate and direct addressing modes . Which of the following programming language features cannot be implemented on this processor:   1. Pointers 2. Arrays 3. Structures 4. All of these | Co2 | (D) |
|  | **mcq** | Question -3  Which of the following property allows the processor to execute a number of clustered locations?   1. Spatial Locality 2. Temporal Locality 3. Cache Coherence 4. None of the above | Co4 | (A) |
|  | **mcq** | Question -4  Which of the following is true for a write operation in a write back cache.   1. The data is always written simultaneously in the cache and in the main memory. 2. The data is modified in the cache memory only. 3. The data is written to the main memory only when a dirty cache block is evicted. 4. The data is written to the main memory only when an unused cache block is evicted. | Co4 | (C ) |
| **Q.No:7** | **mcq** | Question -1  Which of the following data transfer schemes requires constant monitoring by the CPU of the peripheral devices?   1. Both Interrupt -driven IO and DMA 2. Programmed IO 3. Direct Memory Access 4. Interrupt Driven IO | Co6 | (B) |
|  | **mcq** | Question -2  Which of the following statement is **wrong** with respect to I/O Mapped IO?   1. Separate Address and Data Bus. 2. Common Address and Data Bus 3. Separate Address Space for IO devices. 4. IN and OUT instructions are used for communicating with IO devices. | Co6 | (A) |
|  | **mcq** | Question -3  The DMA controller indicates the completion of DMA operation to the CPU by generating:   1. HLDA signal 2. Interrupt Signal 3. Read Signal 4. Write Signal | Co6 | (B) |
|  | **mcq** | Question -4  Which of the following statement is **wrong,** with respect to vectored Interrupt technique,   1. The interrupting device places the vector code on the data bus along with the INTR request. 2. The interrupting device places the vector code along after receiving the INTA signal from the processor 3. It eliminates the need of polling the devices. 4. It is faster compared to program-controlled IO. | Co6 | (A) |

**SECTION-B(Answer Any Three Questions. Each Question carries 12 Marks)**

**Time: 1 Hour and 30 Minutes** **(3×12=36 Marks)**

|  |  |  |
| --- | --- | --- |
| **Question No** | **Question** | **CO Mapping**  **(Each question should be from the same CO(s))** |
| **Q.No:8** | **Q.No:8-1st question [2.5+3.5+1=7]**  A. Before the following program is executed, assume that the content of memory location 6000 is 10 and the content of register R5 is 2000. The content of each of the memory locations from 2000 to 2010 is 40. [ Here, the 2nd operand is the destination]   |  |  | | --- | --- | | INSTRUCTION | Semantics | | MOV 6000, R1 | R1←Mem[6000] | | L1: MOV (R5), R2 | R2←Mem[R5] | | ADD R1, R2 | R2←[R1]+[R2] | | MOV R2, (R5)+ | Mem[R5]←[R2], R5←[R5]+1 | | Decrement R1 | R1←[R1]-1 | | Branch≠0 L1 | Branch if not zero to L1 | | HALT | Stop |   What will be the content memory locations from 2000 to 2010 **after the program is executed**? Find out the number of memory references required for **each of the instructions** in the above program. Also find the total number of memory references required in the execution of the complete program.   1. Write a program to evaluate an expression X=((A-B)/C)/(D+E\*F-G) using **RISC** instructions and also write another program to evaluate the same expression using **0-Addess** instructions . In the expression X,A,B,C,D,E,F, and G are memory addresses.  **[5]**   **Answer 8.1**  **Part A**  Memory reference  MOV 6000, R1 2  L1 : MOV (R5), R2 2  ADD R1, R2 1  MOV R2, (R5)+ 2  Decrement R1 1  Branch ≠ 0 L1 1  HALT 1  [R1] = 10  [R2] = 40, R2 = 50  Total Memory references= 2 +(2+1+2+1+1)x10 + 1 = 73   |  |  |  |  |  |  |  |  |  |  | | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | | 2000 | 2001 | 2002 | 2003 | 2004 | 2005 | 2006 | 2007 | 2008 | 2009 | | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 |  |  | | --- | | 2010 | | 40 |   **Part B:**  **Using RISC**  **X = ((A-B)/C)/(D+E\*F-G)**  **Format : (src1/dst, src2)**  Load R1, A  Load R2, B  SUB R1, R2  Load R2, C  DIV R1, R2  Load R2, E  Load R3, F  MUL R2, R3  Load R3, D  ADD R2, R3  Load R3, G  SUB R2, R3  DIV R1, R2  Store X, R1  **Using 0 Address**  X = ((A-B)/C)/(D+E\*F-G)  PUSH A  PUSH B  SUB  PUSH C  DIV  PUSH D  PUSH E  PUSH F  MUL  ADD  PUSH G  SUB  DIV  POP X | CO2,CO3 |
| **Q.No:8-2nd question**  [6]+[6]   1. Write the micro routine for the following instruction:   ADD 1000 , R2 // R2← [R2]+ mem[1000]  WhatsApp Image 2021-04-30 at 16.46.55   1. What is the need of Y and Z register in Single bus CPU organization? Explain the need of sending the contents of Control word back to the Starting and branch address generator in the Microprogrammed Control Unit design. State the difference between Program Counter and Micro-Program Counter.   Y and Z register are needed in Single bus CPU organization for temporary storage during the execution of some instructions. These registers are never used for storing data generated by one instruction for later use by another instruction. The programmer cannot access these registers.  To support microprogram branching, starting and branch address generator takes input from control word.  Program Counter: It is a special register which contains the memory address of next instruction.  Micro-Program Counter: To read the control words sequentially from the control store, a micro program counter is used. Micro-program counter is automatically incremented by clock, causing successive microinstructions to be read from the control store. Hence, the control signals are delivered to various parts of the processor in the correct sequence. |
| **Q.No:8-3rd question**  **[9+3]**   1. Write the sequence of control steps for the following instructions for single bus CPU organization:   [ Here, the 2nd operand is the destination]  I.  I1: MOV R1, (R2)  II.  I2: Branch=0 L1  III.  I3: ADD (R5)+, R2  Design the logic function for WMFC and PCin control signal with reference to the above instructions i.e. I1 to I3.   1. **“Hardwired control unit is faster compared to microprogrammed control unit” - Justify the statement.**   **ANSWRES :**   |  |  |  |  |  |  |  | | --- | --- | --- | --- | --- | --- | --- | | **Steps** | I1: MOV R1, (R2) | **Steps** | I2: Branch=0 L1 | **Steps** |  | I3: ADD (R5)+, R2 | | 1 | PC out, MAR in, Read, Select 4, Add,, Z in | 1 | PC out, MAR in, Read, Select 4, Add,, Z in | 1 |  | PC out, MAR in, Read, Select 4, Add,, Z in | | 2 | Z out**, PC in** , y in ,**WMFC** | 2 | Z out, **PC in** , y in ,**WMFC** | 2 |  | Z out, **PC in** , y in ,**WMFC** | | 3 | MDRout , IR in | 3 | MDRout , IR in | 3 |  | MDRout , IR in | | 4 | R2 out, MAR in | 4 | Offset\_field\_of\_IR out, Select Y,Add,Z in if Z==0 then End. | 4 |  | R5 out, MAR in, Read | | 5 | R1 out, MDR in, Write | 5 | Z out,**PC in**,End | 5 |  | R2 out, Y in, WMFC | | 6 | **WMFC** |  |  | 6 |  | MDR out, Select Y,Add,Z in | | 7 | End |  |  | 7 |  | Z out, R2 in | |  |  |  |  | 8 |  | R5 out, Select 4,Add,Z in | |  |  |  |  | 9 |  | Z out, R5 in, End |   **A.**  **I1 takes 7 control steps which are carried out in time slots T0,T1,T2,T3,T4,T5 and T6.**  **I2 takes 5 control steps which are carried out in time slots T0,T1,T2,T3 and T4.**  **I3 takes 9 control steps which are carried out in time slots T0,T1,T2,T3,T4,T5, T6,T7 and T8.**  PC in **= T1 + I2.T4**  OR Gate  **T1**  **I2** PC in  **T4**    **WMFC= T1+I1.T5+I3.T4**  OR Gate  **T1**  **I1**  **T5 WMFC**  **I3**  **T4**  **B. In microprogrammed control unit, to generate the control signals needed for a particular control step, the microinstruction is to be retrieved from the control store , that takes time. And secondly , if the microinstruction follows vertical organization, then some time is needed to decode the microinstruction. But in hardwired control unit , all the control signals are generated with the help of digital logic and the time is related to gate delays only. So the time taken by hardwired control unit is less as compared to microprogrammed unit, Due to these reasons, Hardwired control unit is faster compared to microprogrammed control unit. [3 marks]** |
| **Q.No:9** | **Q.No:9-1st question [4+6+2]**  **A.** A computer system has an L1 cache, an L2 cache, and a main memory unit. The block size in L1 cache is 2 words. The block size in L2 cache is 16 words. The memory access times are 2 nanoseconds. 20 nanoseconds and 200 nanoseconds for L1 cache, L2 cache and main memory unit respectively. From the **main memory 4 words can be transferred L2 cache** in a single transfer and **2 words can be transferred from L2 to L1** in a single transfer. When there is a miss in both L1 cache and L2 cache, first a block is transferred from main memory to L2 cache, and then a block is transferred from L2 cache to L1 cache. What is the total time taken for these transfers?    B. Consider a fully associative cache with 4 cache blocks (0-3). The memory **block requests** are in the order-  3, 4, 15, 18, 19, 6, 5, 8, 6, 5, 15, 2, 4, 3, 16, 5  Calculate the hit ratio and miss ratio using **LRU** replacement policy and **optimal** replacement policy.     1. What is the need of periodic refresh operation in DRAM cells? | CO4 |
| 1. **No:9-2nd question [6+4+2]** 2. A cache consists of a total of 256 blocks. The main memory contains 128K blocks, each consisting of 32 words. How many bits are there in each of the TAG, BLOCK and WORD field in case of direct mapping? How many bits are there in each of the TAG, SET, and WORD field in case of 8-way set-associative mapping? 3. Calculate the number of hits and misses in a 4-blocked cache for the LRU and optimal policy if the sequence of block reference by CPU is given like; 2,1,3,2,6,5, 4, 1,5,2,3. 4. How many external connections are required to design 128M X 32 memory   chip?  20210430_223514 |
| **Q.No:9-3rd question [6+3+3]**  A. A cache consists of a total of 256 blocks. The main memory contains 2048 blocks, each consisting of 32 words.  ( i ) What is the size of the main memory?  ( ii )What is the size of the cache memory?  ( iii )How many bits are there in each of the TAG, BLOCK, and WORD field  in case of direct mapping?  ( iv) How many bits are there in each of the TAG, and WORD field in case of associative mapping?  ( v )How many bits are there in each of the TAG, SET, and WORD field in case of 4-way set-associative mapping?  B.A computer uses RAM chips of 128 X 4 capacity. Design a memory capacity of 1K X 16 by using available chips.  C. A computer has a single cache(L1) (on-chip) with a 2 ns hit time and a 90% hit rate. Main memory has a 100 ns access time. What is the computer’s effective access time? If we add an off-chip cache(L2) with a 8ns hit time and a 98% hit rate, what is the computer’s effective access time? How much of a speedup does the off-chip cache give the computer?  A:  **Ans: i)** **size of main memory** = No. of blocks in main memory X Size of each block  = 2048 x 32  =2^11 x 2^5  =2^16  64K words  **ii) size of cache memory** = No. of blocks in cache memory X Size of each block  = 256 x 32  =2^8 x 2^5  =2^13  8K words  **iii) Direct Mapping:** Total number of bits in the address: 16  Word field: 32 words in each block ;  2^5 words in each block  Therefore 5 bits in word field  Tag field: 2048/256=8=2^3, therefore 3 bits  Block field: 256 blocks in cache : 2^8, therefore 8 bits  **iv) Associative mapping:**  **Word field:** 5 bits, same in all mapping  **Tag bits:** 11 bits  **v) Set Associative mapping:**  **Word field:** 5 bits, same in all mapping  **Set field:** No of sets =256/4=64, therefore 6 bits  **Tag bits:** No. of blocks in main memory/ No of sets in cache  =2048/64=32, therefore 5 bits  Alternate calculation:16-(5+6)= 5 bits  **B:**  **WhatsApp Image 2021-05-18 at 08.32.03**  **C:**A computer has a single cache(L1) (on-chip) with a 2 ns hit time and a 90% hit rate. Main memory has a 100 ns access time. What is the computer’s effective access time? If we add an off-chip cache(L2) with a 8ns hit time and a 98% hit rate, what is the computer’s effective access time? How much of a speedup does the off-chip cache give the computer?  Ans:  Tavg= hC + (1-h1)M  = 0.9x2 + 0.1x100  =1.8+10=11.8ns  Tavg= h1C1 + (1-h1)h2C2 + (1-h1)(1-h2)M  =0.9x2+0.1x0.98x8 + 0.1x0.02x100  =1.8 + 0.784 + 0.2  =2.784  Speed up=11.8/2.784=4.238 |
| **Q.No:10** | **Q.No:10-1st question [4+6+2]**   1. **Subtract Number 2 from Number 1. (Numbers are represented in IEEE format and give the result in IEEE format.**   **Number 1:**  S=0  E’= 1000 0101  M=01010000000000000000000  **Number 2:**  S=0  E’= 1000 0010  M=00110000000000000000000   1. Multiply (-11 X M) using BOOTH ALGORITHM.   Where M= **(your roll number last 3 digits)% 5 + 6.**  If your roll no is 1905111, then M= (111%5)+6=1+6=7   1. What is the limitation of ripple carry adder.   **Evaluation Scheme**   * Correct answer with proper steps for subtracting a number from another number represented in IEEE format question: 5 Marks (Each) * Correct answer with proper steps for BOOTH ALGORITHM question: 5 marks * Correct answer with proper steps for ripple carry adder question: 2 marks * Step Marks as deemed fit to correct & valid steps only.   **Solution**   1. **Subtracting a number from another number represented in IEEE format**   Given,  First Number Biased Exponent=E1’=1000 01012=133 => Real Exponent=E1=133-127=6  Second Number Biased Exponent=E2’=1000 00102=130 => Real Exponent=E2=130-127=3  First Number=1.0101 x 26  Second Number=1.0011 x 23 =0.0010011 x 26  Subtract 2nd mantissa from first  1.0101000  0.0010011  ----------------------------  1.0010101  So the number after subtraction is  = 1.0010101 x 26  = 1.0010101 x 2(6+127) in biased exponent  = 1.0010101 x 2133 in biased exponent (decimal)  = 1.0010101 x 210000101 in biased exponent (binary)  The result in IEEE format is  S=0, E’=1000 0101, M=0010101 rest 16 zeros.  ….……………………………………………………………..  Given,  My Roll number is = 1905025  Multiplier=Q=Last three digits of roll%5+6=025%5+6=6 (What is given M in the question)  Multiplicand=M=-11=10101, 2’s of M=M2s=01011  **To multiply (-11 x 6)**   |  |  |  |  |  |  | | --- | --- | --- | --- | --- | --- | | **Register** | **Multiplier Register** |  | **Multiplicand Register** | **Operation** | **Remark** | | **A** | **Q** | **Q-1** | **M** |  |  | | 00000 | 00110 | 0 | 10101 | Initial configuration |  | |  |  |  |  |  |  | | 00000 | 00110 | 0 |  | No Add/Sub | First Cycle | | 00000 | 00011 | 0 |  | Shift | |  |  |  |  |  |  | | 01011 | 00011 | 0 |  | A=A-M=A+M2S | Second Cycle | | 00101 | 10001 | 1 |  | Shift | |  |  |  |  |  |  | | 00101 | 10001 | 1 |  | No Add/Sub | Third Cycle | | 00010 | 11000 | 1 |  | Shift | |  |  |  |  |  |  | | 10111 | 11000 | 1 |  | A=A+M | Fourth Cycle | | 11011 | 11100 | 0 |  | Shift | |  |  |  |  |  |  | | 11011 | 11100 | 0 |  | No Add/Sub | Fifth  Cycle | | 11101 | 11110 | 0 |  | Shift |   Result = Contains of AQ register = 11101 11110 = -66 (Answer of -11 x 6)  As multiplier will vary from (0+6) to (4+6) => from 6 to 10  So the last step (contains of AQ register) will be  -11 x 7 = -77 = 11101 10011  -11 x 8 = -88 = 11101 01000  -11 x 9 = -99 = 11100 11101  -11 x 10 = -110= 11100 10010  ….……………………………………………………………………………………….  **Limitation of Ripple Carry Adder:** The disadvantage of the ripple-carry adder is that it can get very slow when one needs to add many bits. In Ripple Carry Adder, Each full adder has to wait for its carry-in from its previous stage full adder.Thus, nth full adder has to wait until all (n-1) full adders have completed their operations. This causes a delay and makes ripple carry adder extremely slow. | CO5 |
| 1. **No:10- 2nd question [8+4]** 2. Perform the following division operation using restoring and non-restoring method. 14 ÷ d   Where d= **(your roll number last 3 digits)% 5 +3.**  If your roll no is 1905111, then d= (111%5)+3=1+4=4   1. **Perform the addition of the following two numbers represented in IEEE format and give the result in IEEE format.**   **Number 1:**  S=0  E’= 1000 0101  M=01010000000000000000000  **Number 2:**  S=0  E’= 1000 0010  M=00110000000000000000000  **Evaluation Scheme**   * Correct answer with proper steps for Restoring & Non-restoring Question: 3.5 Marks (Each) * Correct answer with proper steps for Addition of two IEEE Floating point numbers Question: 5 marks * Step Marks as deemed fit to correct & valid steps only.   **Solution**   1. **Division operation using restoring and non-restoring method. 14 ÷ d**   Where d= (your roll number last 3 digits)% 5 +3 =025%5+3=0+3=3 as my roll number is 1905025  **Division operation using restoring Method (14 ÷ 3 = ?)**  **Dividend=Q=14=1110, Divisor=M=3=11**  **As length of dividend is 4 bit, So length of A and M should be (4+1)=5 bits.**  **So, A=00000 and M=00011 M2s=11101**   |  |  |  |  |  |  | | --- | --- | --- | --- | --- | --- | | **Steps** | **Sub-**  **step** | **Step/Action** | **Accumulator**  **(A)** | **Dividend**  **(Q)** | **Divisior/Remarks**  **(M)** | | 0 | 0 | Initial values | 00000 | 1110 | 00011 | | First Cycle | a) | Shift left A,Q | 00001 | 110\_ |  | | b) | Perform A = A – M  (A-Column) | 11110 | 110\_ | A=A-M=A+M2s  A = 00001  M2s = 11101  A = 11110 | | c) | Now A is –ve,  set q0 = 0 (Q-column)  and perform A=A+M  (A-Column) | 00001 | 110**0** |  | | Second Cycle | a) | Shift left A,Q | 00011 | 10**0\_** |  | | b) | Perform A = A – M  (A-Column) | 00000 | 10**0\_** | A=A-M=A+M2s  A = 00011  M2s = 11101  A = 00000 | | c) | Now A is +ve,  set q0 = 1 (Q-column) | 00000 | 10**01** |  | | Third Cycle | a) | Shift left A,Q | 00001 | 0**01\_** |  | | b) | Perform A = A – M  (A-Column) | 11110 | 0**01\_** | A=A-M=A+M2s  A = 00001  M2s = 11101  A = 11110 | | c) | Now A is –ve,  set q0 = 0 (Q-column)  and perform A=A+M  (A-Column) | 00001 | 0**010** |  | | Fourth Cycle | a) | Shift left A,Q | 00010 | **010\_** |  | | b) | Perform A = A – M  (A-Column) | 11111 | **010\_** | A=A-M=A+M2s  A = 00010  M2s = 11101  A = 11111 | | c) | Now A is –ve,  set q0 = 0 (Q-column)  and perform A=A+M  (A-Column) | 00010 | **0100** |  |   So Quotient is the contains of register Q=0100=4  And remainder is the contains of register A=00010=2  Similarly,  Other varieties 14 ÷ 4, 14 ÷ 5, 14 ÷ 6, 14 ÷ 7 can be calculated accordingly bu using restoring method.  ….……………………………………………………………………………………  **Division operation using Non-Restoring Method (14 ÷ 3 = ?)**  **Dividend=Q=14=1110, Divisor=M=3=11**  **As length of dividend is 4 bit, So length of A and M should be (4+1)=5 bits.**  **So, A=00000 and M=00011 M2s=11101**   |  |  |  |  |  |  | | --- | --- | --- | --- | --- | --- | | **Steps** | **Sub-**  **step** | **Step/Action** | **Accumulator**  **(A)** | **Dividend**  **(Q)** | **Divisior/Remarks**  **(M)** | | 0 | 0 | Initial values | 00000 | 1110 | 00011 | | First Cycle | a) | As sign of A is 0, so Shift left A, Q and do | 00001 | 110\_ |  | | Subtract (A=A-M) | 11110 | 110\_ | A=A-M=A+M2s  A = 00001  M2s = 11101  A = 11110 | | b) | Set q0=0 as sign of A is 1 | 11110 | 110**0** |  | | Second Cycle | a) | As sign of A is 1, so Shift left A, Q and do | 11101 | 10**0\_** |  | | Add (A=A+M) | 00000 | 10**0\_** | A=A+M  A = 11101  M = 00011  A = 00000 | | b) | Set q0=1 as sign of A is 0 | 00000 | 10**01** |  | | Third Cycle | a) | As sign of A is 0, so Shift left A, Q and do | 00001 | 0**01\_** |  | | Subtract (A=A-M) | 11110 | 0**01\_** | A=A-M=A+M2s  A = 00001  M2s = 11101  A = 11110 | | b) | Set q0=0 as sign of A is 1 | 11110 | 0**010** |  | | Fourth Cycle | a) | As sign of A is 1, so Shift left A, Q and do | 11100 | **010\_** |  | | Add (A=A+M) | 11111 | **010\_** | A=A+M  A = 11100  M = 00011  A = 11111 | | b) | Set q0=0 as sign of A is 1 | 11111 | **0100** |  |   As the sign of A is 1, so do A=A+M=11111+00011=00010=2=Remainder  So Quotient is the contains of register Q=0100=4  Similarly,  Other varieties 14 ÷ 4, 14 ÷ 5, 14 ÷ 6, 14 ÷ 7 can be calculated accordingly bu using non-restoring method.   1. **Addition of two numbers represented in IEEE format**   Given,  First Number Biased Exponent=E1’=1000 01012=133 => Real Exponent=E1=133-127=6  Second Number Biased Exponent=E2’=1000 00102=130 => Real Exponent=E2=130-127=3  First Number=1.0101 x 26  Second Number=1.0011 x 23 =0.0010011 x 26  Add both mantissa  1.0101000  0.0010011  ----------------------------  1.0111011  So the number after addition is  = 1.0111011 x 26  = 1.0111011 x 2(6+127) in biased exponent  = 1.0111011 x 2133 in biased exponent (decimal)  = 1.0111011 x 210000101 in biased exponent (binary)  The result in IEEE format is  S=0, E’=1000 0101, M=0111011 rest 16 zeros. |
| 1. **No:10- 3rd question [6+6]** 2. Multiply (-11 X M) using Bit pair recoding technique.   Where M= **(your roll number last 3 digits)% 5 +5.**  If your roll no is 1905111, then M= (111%5)+5=1+5=6     1. Represent the decimal number -55.375 using IEEE 754 single precision floating point format and double precision format. What is the value of E' and mantissa M to represent the special values 0 and ∞(infinity) in single precision representation? |
| **Q.No:11** | **Q.No:11-1st question [4+4+4]**  **A.** Explain the disadvantage associated with program-controlled I/O.  B. Explain the sequence of events that takes place when an INTR interrupt request (INTR) is received by the processor.   1. Explain the registers used in a DMA operation.   **A.** Explain the disadvantage associated with program-controlled I/O.  Ans:   * ties up CPU for long period with no useful work * Unsuitable for high speed data transfer * CPU spends most of its time in a tight loop waiting for the device to become ready(Busy waiting)  1. Explain the sequence of events that takes place when an INTR interrupt request (INTR) is received by the processor.   Ans: The sequence of events involved in handling an IRQ:   * Devices raise an IRQ. * The processor interrupts the program currently being executed. * The device is informed that its request has been recognized and the device deactivates the request signal. * The requested action is performed. * An interrupt is enabled and the interrupted program is resumed.  1. Explain the registers used in a DMA operation.   Ans: The internal registers of a [Direct Memory Access (DMA)](https://practice.geeksforgeeks.org/problems/direct-memory-access-dma" \t "https://www.geeksforgeeks.org/internal-registers-of-dma-controller/_blank) Controller are:-   1. Base Address Register (16 bit) 2. Base Word Count Register (16 bit) 3. Current Address Register (16 bit) 4. Current Word Count Register (16 bit) 5. Temporary Address Register (16 bit) 6. Temporary Word Count Register (16 bit) 7. Status Register (8 bit) 8. Command Register (8 bit 9. Temporary Register (8 bit) 10. Mode Register (8 bit) 11. Mask Register (4 bit) 12. Request Register (4 bit) 13. **Base Address Register:** It is a 16 bit register that stores the initial address from where the data transfer will take place in a DMA Controller. It is used to reload the Current Address Register after every operation. 14. **Base Word Count Register:** It is a 16 bit register that stores the number of transfers to be performed during an operation. It is used to reload the Current Word Count Register after every operation. 15. **Current Address Register:** It is a 16 bit register that stores the memory address for DMA data transfer. The value automatically increases or decreases after every operation based on how it is programmed. Each channel has its own Current Address Register. 16. **Current Word Count Register:** It is a 16 bit register that stores the number of transfers remaining to be performed during an operation. The value automatically decreases after every operation. 17. **Temporary Address Register:** It is a 16 bit register that stores the address of data during memory to memory transfer in a DMA Controller. 18. **Temporary Word Count Register:** It is a 16 bit register that stores the number of transfers to be performed during a memory to memory transfer in a DMA Controller. 19. **Status Register:** It is a 8 bit register that indicates which channel is currently under DMA services or which channels has reached its terminal count. It basically gives the status of the channels. The terminal counts(TC) bits indicates if the channel has reached its terminal count. If terminal count is reached, the transfers are terminated. 20. **Command Register:** It is a 8 bit register that programs the DMA operation and initializes the channel to be used for data transfer. 21. **Temporary Register:** It is a 8 bit register that holds data during memory to memory data transfer. It always contain the last byte transferred in previous memory to memory transfer operation 22. **Mode Register:** It is a 8 bit register that determines the operating mode, i.e., the transfer mode and other transfer parameters, for a channel. Each channel has its own mode register which is selected by bit positions 0 and 1. 23. **Mask Register:** It is a 4 bit register that is used to mask a channel from requesting the DMA Services. When the mask on a channel is SET, the channel is disabled. It sets or clears all the mask on all the channels with just one command. 24. **Request Register:** It is a 4 bit register that is used to request DMA data transfer by the software. It determines which channel is requesting for the data transfer. | CO6 |
| **No:11-2nd question [3+3+6]**   1. State how isolated I/O is different from memory mapped I/O. 2. What is the vectored interrupt technique of performing I/O operation? 3. Explain the working principle of Direct Memory Access. 4. State how isolated I/O is different from memory mapped I/O. [3]   In isolated I/O memory and I/O have different address space, but in memory mapped I/O memory and I/O have same address space.  In Isolated I/O Separate instruction control read and write operation in I/O and Memory, but in memory mapped I/O Same instructions can control both I/O and Memory.  Isolated IO is complex due to separate separate logic is used to control both, whereas Memory mapped I/O is simpler logic is used as I/O is also treated as memory only.  Evaluation Scheme- (Three difference contains three marks)  B. What is the vectored interrupt technique of performing I/O operation? [3]  An I/O device requesting an interrupt can identifies itself to the processor by sending a special code to the processor. The special code contains the identification of the device, starting address for the ISR, address of the branch to the ISR. The processor executes the corresponding ISR after receiving the special code. This mechanism is called vectored interrupt.  Evaluation Scheme- (Full marks for correct answer)  C. Explain the working principle of Direct Memory Access. [6]  In DMA approach the I/O module and main memory exchange data directly without the processor involvement. DMA involves an additional module on the system bus i.e. DMA controller, to control the data transfer between i/O module and main memory. The block diagram of DMA controller is shown in fig 7.11.    When the processor wishes to read or write a block of data, it issues a command to the DMA controller. The processor sends the read or write request, address of the IO device, the starting memory location and number of words to be read or write. The processor then continue with other work. The MDA controller transfers the entire block of data with out going through the processor. When the transfer is complete, the DMA module sends an interrupt signal to the processor.  Evaluation Scheme- (Marks awarded according to the description ) |
| **Q.No:11- 3rd question [4+4+4]**  A. What is the need of I/O interface.  B.How does the processor resolve among simultaneous interrupt requests?  C. Distinguish between cycle stealing and burst mode data transfer in DMA.   1. What is the need of I/O interface. [4]   I/O interface co-ordinate the data transfer between the IO devices and system bus. Interface Circuit consists of Address Decoder,Control Circuits,Data registers, Status registers.  Address decoder enables the device to recognize its address when it is available in data line.  The data register holds the data being transfer to or from the processor. The status register contains the information relevant to the operation of I/O devices.   1. How does the processor resolve among simultaneous interrupt requests? [4]   If simultaneous interrupt request arrives to the processor from two or more devices, the processor follows different mechanism to decide which device will service first.  Priority Scheme:  Organizing I/O devices in a prioritized structure. Each of the interrupt-request lines is assigned a  different priority level. The processor is interrupted only by a high priority device.    Daisy-chain:  A widely used scheme is to connect the devices to form a daisy chain, as shown in figure 3a. The interrupt-request line INTR is common to all devices. The interrupt-acknowledge line, INTA, is connected in a daisy-chain fashion, such that the INTA signal propagates serially through the devices. Device that is electrically closest to the processor gets  high priority.  Daisy chain with priority:  The priority and daisy chain schemes may be combined to produce the more general structure in figure 3b. Devices are organized in groups, and each group is connected at a different priority level. Within a group, devices are connected in a daisy chain.       1. Distinguish between cycle stealing and burst mode data transfer in DMA. [4]   Cycle Stealing mode- The DMA module return the system bus to the processor after every data transfer and acquired after every instruction cycle.  Data transfer rate is slow.  CPU utilization is high.  Burst mode- The DMA module return the system bus after completion of entire data transfer.  Data transfer rate is fast.  CPU utilization is low. |